#### Intel<sup>®</sup> Mote 2 Engineering DATA SHEET Rev2.1 Platform **Applications** The Intel Mote 2 is an advanced sensor network node platform designed for demanding wireless sensor network applications requiring high CPU/DSP and wireless link performance and reliability. Target applications include industrial vibration, structural monitoring, acoustic and visual monitoring. Features Top PXA271 XScale® processor @ [13–416] MHz • Wireless MMX coprocessor 256kB SRAM, 32MB FLASH, 32MB SDRAM Integrated 802.15.4 radio, support for external • radios through SDIO and UART Integrated 2.4GHz antenna • Multicolor status indicator LED • **Basic and advanced expansion connectors** supporting : 3xUART, I2C, 2xSPI, SDIO, I2S, AC97, USB host, Camera I/F, GPIO Mini-USB port for direct PC connection **Bottor**

## Description

Compact size 36x48 mm

The Intel Mote 2 is an advanced wireless sensor node platform. The platform is built around a low power XScale processor, PXA271. It integrates an 802.15.4 radio (ChipCon 2420) and a built in 2.4 GHz antenna. It exposes a "basic sensor board" interface, consisting of two connectors on one side of the board, and an "advanced sensor board" interface, consisting of two high density connectors on the other side of the board. The Intel mote 2 is a modular stackable platform and can be stacked with sensor boards to customize the system to a specific application, along with a "power board" to supply power to the system.

## Processor

The Intel Mote 2 contains the PXA271 processor. This processor can operate in a low voltage (0.85V) and a low frequency (13 MHz) mode, hence enabling low power operation. The frequency can be scaled to 104 MHz at the lowest voltage level, and can be increased up to 416MHz with Dynamic Voltage Scaling. The processor has many low power modes, including sleep and deep sleep modes. It also integrates 256 KB of SRAM divided into 4 equal banks of 64 KB. The PXA271 is a multi-chip module that includes three chips in a single package, the processor, 32 MB SDRAM and 32 MB of flash. The processor integrates many I/O options making it extremely flexible in supporting different sensors, A/Ds, radio options, etc. These I/O options include I2C, 3 Synchronous Serial Ports one of which dedicated to the radio, 3 high speed UARTs, GPIOs, SDIO, USB client and host, AC97 and I2S audio codec interfaces, fast infrared port, PWM, Camera Interface and a high speed bus (Mobile Scaleable Link). The processor to accelerate multimedia operations. It adds 30 new media processor instructions, support for alignment and video operations and compatibility with Intel MMX and SSE integer instructions. For more information on the pxa271, check the processor data sheet at <a href="http://www.intel.com/design/pca/prodbref/253820.htm">http://www.intel.com/design/pca/prodbref/253820.htm</a>

### Radio and Antenna

The Intel Mote 2 integrates an 802.15.4 radio transceiver from ChipCon (CC2420). 802.15.4 is an IEEE standard describing the physical & MAC layers of a low power low range radio, aimed at control and monitoring applications. The CC2420 supports a 250 kb/s data rate with 16 channels in the 2.4 GHz band. The Intel Mote 2 platform integrates a 2.4 GHz surface mount antenna which provides a nominal range of about 30 meters. If a longer range is desired, an SMA connector can be soldered directly to the board to connect to an external antenna. Other external radio modules such as 802.11 and Bluetooth can be enabled through the supported interfaces (SDIO, UART, SPI, etc).

### **Power Supply Solution**

To supply the processor with all the required voltage domains, the Intel Mote 2 includes a Power Management IC. This PMIC supplies 9 voltage domains to the processor in addition to the Dynamic Voltage Scaling capability. It also includes a battery charging option and battery voltage monitoring. Two of the PMIC voltage regulators (1.8 V & 3.0 V) are used to supply the sensor boards with the desired regulated supplies at a maximum current of 200 mA. The processor communicates with the PMIC over a dedicated I2C bus (PWRI2C). The Intel Mote 2 platform was designed to support primary and rechargeable battery options as described below, in addition to being powered via USB. The following figure shows how the different battery boards and on board connectors can be used to power the mote.

• Primary Battery

The Intel Mote 2 platform can be powered using primary batteries with a voltage range of 3.2 - 4.5 V (e.g. 3 AAA alkaline batteries). A battery board with a basic or advanced set of connectors can be connected to the Vbat pins of the connector. As shown in the figure below, a diode and fuse should be connected between the battery and mote board to protect the battery and the PMIC.

Rechargeable Battery

A rechargeable battery can be used to supply power to the Intel Mote 2 platform by connecting it directly to the Vbat pin on the connector. In this case, the PMIC battery charger can be used to recharge the batteries. The battery board should drive the nCHARGE\_EN pin low to connect the USB input to the PMIC charger pin, hence allowing to recharge the battery using USB. The PMIC supports single cell Li-Ion at 4.1 and 4.2 V, in addition to a Li-Polymer pack. See the figure below for more details.

• Mini-USB connector input

The mote can be powered directly from USB, by routing the USB power to the Vbat input of the PMIC. This is the default state when either a battery is not connected, or when a battery board drives the nCHARGE\_EN input high (as the case with all primary battery boards). If a battery board pulls nCHARGE\_EN low, the USB input gets routed to the Vchg pin of the PMIC, which would be the case for rechargeable batteries as mentioned above.

### • On-board pads

The On board pads can be used to connect a primary battery directly to the mote. A diode is included in this path to protect the primary battery. In addition, these pads can be used to connect any power source supplying a voltage range of 3.2 - 4.5V (after the diode drop). This connector is similar to the USB connector functionality, as it could be used to supply power to the mote or to recharge a battery based on the state of the nCHARGE\_EN pin.

The PMIC is also used to enable the alarm functionality that is exposed on the basic and advanced sensor connectors. When power is supplied to the mote, the PMIC will start, however it will not start the mote until the power button is pushed (similar to a cell phone usage model). If it is desired to have a power board automatically turn on the mote, the power board can short the alarm pin on the connector to the VRTC pin. This will cause the mote to start automatically every time power is applied to the mote. However, if a more intelligent sensor board is desired to start the mote in response to a specific sensor event, the alarm pin can be controlled by the sensor board to start/wakeup the mote selectively.



## Sensor Board Interfaces

The Intel Mote 2 platform exposes 2 sets of connectors, the basic set and the advanced set. The pins on each connector set are split into two physical connectors to enhance the mechanical stability. The basic set is meant to enable low cost sensor boards (low density connectors were chosen) and support the most common sensor interfaces. This connector set is defined as the "architectural" set, and can be supported in future mote designs. The advanced connector set exposes some of the PXA271 advanced features (Camera Interface, High speed bus, Audio interfaces, etc), and is assumed to be platform specific. The details of the connector sets are described below.

### Basic Connector Set

The basic connector set consists of 2 physical connectors from the Hirose DF9 family which has a 1 mm pitch. The connector choice simplifies the routing and soldering of sensor boards, which is useful in the prototyping stage. The pins are split between the 2 connectors (31 pin and 21 pin connectors) for mechanical stability reasons. The asymmetry of the two connectors provides a useful visual clue of sensor board orientation. All I/O pins can be programmed as GPIOs in addition to their special port function. As mentioned in the power supply section, the 1.8 and 3.0 V pins are supplied by the PMIC and can be used to power the sensor boards. The alarm pin is an input pin and can be used by the sensor boards to wake up the processor out of deep sleep mode if needed. The reset pin is an input pin to force a hardware reset of the processor. The standard UART will be used as the debug console and is exposed on the 21 pin connector. The 31 pin connector exposes 2 high speed UART ports, 2 SSP ports, an SDIO port, an I2C port and multiple GPIOs. There are 11 reserved pins to allow for future expansion and inter-board communication.

## Advanced Connector Set

The advanced connector set also consists of 2 physical connectors. We chose a higher density connector (0.65mm pitch) for the advanced set to be able to support the large pin count required without increasing the size of the connector too much. The pins are split on 2 connectors (40 pin and 20 pin connectors) for mechanical stability reasons. Note that all I/O pins (with the exception of JTAG and USB) can be programmed as GPIOs in addition to their special port function. JTAG is exposed on the 20 pin connector. The MSL interface provides two independent high speed unidirectional links. The data-channel width can



## **OS Choices**

The Intel Mote 2 supports a variety of OS options. Ports of TinyOS 1.1 and 2.0 are available on sourceforge (<u>http://sourceforge.net/projects/tinyos</u>) for extremely low power sensor network applications. A detailed installation manual is provided with this datasheet. In addition, a linux port can be found at <a href="http://platformx.sourceforge.net">http://platformx.sourceforge.net</a> for more advanced applications.

### **Board Revision**

This datasheet corresponds to Rev 2.0 of the Intel Mote 2 platform. This revision has serial numbers in the range of 0x00003000 – 0x00003FFF



| Pin#     Type     Name     GPI0#     Description       1     I/O     FF_TXD     96     UART 1 receive data       2     I/O     FF_TXD     99     UART 1 receive data       3     I/O     FF_TTS     100     UART 1 receives to send       4     I/O     FF_RTS     98     UART 2 receive data       6     I/O     BT_TXD     42     UART 2 request to send       7     I/O     BT_CTS     44     UART 2 request to send       8     I/O     BT_CTS     45     UART 2 request to send       10     VO     SSP2_SCLK     36     Synchronous Serial Port 2 receive data       11     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       12     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       14     I/O     SSP2_SCL     11     I/O recorrect     Do not connect       14     I/O     I/O     SSP1_SCL     21     I/O     SSP1_SCL       15     R     Reserved                                                                                                                                                                                                                      | Top Side: Large connector (J7) |          |                |       |                                                      |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------|----------------|-------|------------------------------------------------------|--|--|
| 1     I/O     FF_TXD     96     UART 1 receive data       2     I/O     FF_TS     96     UART 1 request to send       4     I/O     FF_CTS     100     UART 1 request to send       5     I/O     BT_RXD     42     UART 2 receive data       6     I/O     BT_RTS     43     UART 2 request to send       7     I/O     BT_RTS     45     UART 2 request to send       8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground     Synchronous Serial Port 2 clock       11     I/O     SSP2_SFRM     37     Synchronous Serial Port 2 receive data       14     I/O     SSP2_TXD     38     Synchronous Serial Port 2 receive data       13     I/O     SSP2_TXD     31     Synchronous Serial Port 2 receive data       14     I/O     GPI094     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17                                                                                                                                                                                                           | Pin#                           | Туре     | Name           | GPIO# | Description                                          |  |  |
| 2     I/O     FF. TXD     99     UART 1 send data       3     I/O     FF. TXD     100     UART 1 request to send       4     I/O     FF. RTS     98     UART 1 request to send       5     I/O     BT. RXD     42     UART 2 receive data       6     I/O     BT. CTS     44     UART 2 reand data       7     I/O     BT. CTS     44     UART 2 reand data       8     I/O     BT. RTS     45     UART 2 request to send       9     GND     Ground     Ground     Ground       10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 clock       11     I/O     SSP2_TXD     38     Synchronous Serial Port 2 receive data       14     I/O     SSP2_RXD     11     Synchronous Serial Port 2 receive data       14     I/O     SSP1_TXD     28     Synchronous Serial Port 1 clock       17     I/O     ISSP1_SFRM     24     Synchronous Serial Port 1 faceive data       17     I/O     SSP1_SFRM     24     Synchronous Ser                                                                                                                                                                                           | 1                              | I/O      | FF_RXD         | 96    | UART 1 receive data                                  |  |  |
| 3     I/O     FF, CTS     100     UART 1 clear to send       4     I/O     BT_RXD     42     UART 1 clear to send       5     I/O     BT_RXD     42     UART 2 send data       6     I/O     BT_TXD     43     UART 2 send data       7     I/O     BT_CTS     44     UART 2 request to send       8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground     Synchronous Serial Port 2 transmit data       11     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     GP094     94     General purpose I/O       16 <i>R</i> Reserved     Do not connect       17     I/O     I2C_SCL     111     I2C serial lock       18     I/O     I2C_SDA     118     I2C serial Port 1 clock       20     I/O     SP1_SCLK     23     Synchronous Serial Port 1 frame                                                                                                                                                                                                            | 2                              | I/O      | FF_TXD         | 99    | UART 1 send data                                     |  |  |
| 4     I/O     FF, RTS     98     UART 1 request to send       5     I/O     BT_RXD     42     UART 2 send data       6     I/O     BT_RXD     43     UART 2 send data       7     I/O     BT_CTS     44     UART 2 clear to send       8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground     Ground       10     I/O     SP2_SCLK     36     Synchronous Serial Port 2 clock       11     I/O     SP2_RXD     11     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 1 clock       14     I/O     GPO4     General purpose I/O     Do not connect       16 <i>R</i> Reserved     Do not connect     Do not connect       17     I/O     I2C SCL     111     I2C serial Port 1 frame       21     I/O     SSP1_SFRM     24     Synchronous Serial Port 1 frame       21     I/O     SSP1_SFRM     24     Synchronous Serial Port 1                                                                                                                                                                                               | 3                              | I/O      | FF_CTS         | 100   | UART 1 clear to send                                 |  |  |
| 5     I/O     BT_RXD     42     UART 2 seed data       6     I/O     BT_CTS     44     UART 2 clear to send       7     I/O     BT_CTS     44     UART 2 clear to send       9     GND     Ground     Ground       10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 transmit data       11     I/O     SSP2_STXD     38     Synchronous Serial Port 2 transmit data       12     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     GPI094     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     I2C_SCL     111     I2C serial lock       20     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 transmit data       21     I/O     SSP1_TXD     26     Synchronous Serial Port 1 transmit data                                                                                                                                                                                               | 4                              | I/O      | FF_RTS         | 98    | UART 1 request to send                               |  |  |
| 6     I/O     BT_CTS     43     UART 2 send data       7     I/O     BT_CTS     44     UART 2 clear to send       8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground       10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 transmit data       11     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 receive data       14     I/O     GPI094     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     I2C SCL     117     I2C serial clock       18     I/O     SSP1_SFRM     24     Synchronous Serial Port 1 clock       20     I/O     SSP1_TXD     25     Synchronous Serial Port 1 clock       21     I/O     SSP1_SFRM     24     Synchronous Serial Port 1 clock       22     I/                                                                                                                                                                                                     | 5                              | I/O      | BT_RXD         | 42    | UART 2 receive data                                  |  |  |
| 7     I/O     BT_CTS     44     UART 2 request to send       8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground       10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 clock       11     I/O     SSP2_STM     37     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     SSP2_RXD     11     Izc serial clock       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     ISP1_SCLK     23     Synchronous Serial Port 1 frame       21     I/O     SSP1_TXD     26     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_TXD     26     Synchronous Serial Port 1 transmit data       23     I/O     MMC And SD/SDIO bus clock     C       24 <td>6</td> <td>I/O</td> <td>BT_TXD</td> <td>43</td> <td>UART 2 send data</td>                                                                                                | 6                              | I/O      | BT_TXD         | 43    | UART 2 send data                                     |  |  |
| 8     I/O     BT_RTS     45     UART 2 request to send       9     GND     Ground     Ground       10     I/O     SSP2_SERM     36     Synchronous Serial Port 2 clock       11     I/O     SSP2_STXD     38     Synchronous Serial Port 2 transmit data       12     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       14     I/O     GPIO94     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     I2C_SCL     111     I2C serial clock       20     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 clock       20     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 transmit data       21     I/O     SSP1_TXD     25     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_TXD     25     Synchronous Serial Port 1 treseive data<                                                                                                                                                          | 7                              | I/O      | BT_CTS         | 44    | UART 2 clear to send                                 |  |  |
| 9     GND     Ground       10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 clock       11     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       12     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     GPIO44     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect     Do not connect       16 <i>R</i> Reserved     Do not connect     Do Not Serial Port 1 frame       16 <i>R</i> Reserved     Synchronous Serial Port 1 frame     Do Not Serial Serial Port 1 frame       21     I/O     SSP1_TXD     25     Synchronous Serial Port 1 frame     Do not Connect       22     I/O     SSP1_RXD     26     Synchronous Serial Port 1 frame     Do not Connect       23     I/O     MM_CLK     32     MMC and SD/SDIO bus clock                                                                                                                           | 8                              | I/O      | BT_RTS         | 45    | UART 2 request to send                               |  |  |
| 10     I/O     SSP2_SCLK     36     Synchronous Serial Port 2 clock       11     I/O     SSP2_SFRM     37     Synchronous Serial Port 2 frame       12     I/O     SSP2_FXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_FXD     11     Synchronous Serial Port 2 receive data       14     I/O     GPIO4     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     I/C SCL     111     I/C Serial data/address bus       19     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 renomit data       20     I/O     SSP1_SRM     24     Synchronous Serial Port 1 renomit data       21     I/O     SSP1_RXD     26     Synchronous Serial Port 1 renomit data       22     I/O     SSP1_RXD     26     Synchronous Serial Port 1 receive data       23     I/O     GPIO1     10     General purpose I/O       24     GND     Ground     Stron                                                                                                                                                          | 9                              |          | GND            |       | Ground                                               |  |  |
| 11     I/O     SSP2_STRM     37     Synchronous Serial Port 2 frame       12     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 transmit data       14     I/O     SSP2_SRXD     11     Synchronous Serial Port 2 receive data       14     I/O     SSP1_SCK     Do not connect     Do not connect       16 <i>R</i> Reserved     Do not connect     Do       17     I/O     I2C_SCL     117     I2C serial data/address bus       19     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 transmit data       20     I/O     SSP1_TXD     25     Synchronous Serial Port 1 transmit data       21     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_RXD     26     Synchronous Serial Port 1 transmit data       23     I/O     GPIO10     10     General purpose I/O     Genud       24     GND     GTu     MMC and SD/SDIO bus clock     C                                                                                                                                        | 10                             | I/O      | SSP2_SCLK      | 36    | Synchronous Serial Port 2 clock                      |  |  |
| 12     I/O     SSP2_TXD     38     Synchronous Serial Port 2 transmit data       13     I/O     SSP2_RXD     11     Synchronous Serial Port 2 receive data       14     I/O     GPI094     94     General purpose I/O       15 <i>R</i> Reserved     Do not connect       16 <i>R</i> Reserved     Do not connect       17     I/O     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 clock       18     I/O     SSP1_SFRM     24     Synchronous Serial Port 1 frame       21     I/O     SSP1_TXD     26     Synchronous Serial Port 1 framsmit data       22     I/O     SSP1_RXD     26     Synchronous Serial Port 1 receive data       23     I/O     GPI010     10     General purpose I/O       24     GND     Ground     Ground     Ground       25     I/O     MM_CLK     32     MMC and SD/SDIO read / write data 0       28     I/O     MM_DAT1     109     MMC and SD/SDIO read / write data 2       30     I/O     MM_DAT3     111                                                                                                                                                                            | 11                             | I/O      | SSP2_SFRM      | 37    | Synchronous Serial Port 2 frame                      |  |  |
| 13I/OSSP2_RXD11Synchronous Serial Port 2 receive data14I/OGPIO9494General purpose I/O15RReservedDo not connect16RReservedDo not connect17I/OI2C_SCL117I2C serial clock18I/OSSP1_SCLK23Synchronous Serial Port 1 clock20I/OSSP1_STRM24Synchronous Serial Port 1 frame21I/OSSP1_STRD25Synchronous Serial Port 1 transmit data22I/OSSP1_RXD26Synchronous Serial Port 1 receive data23I/OGPIO1010General purpose I/O24GNDGroundGround25I/OMM_CLK3226I/OMM_CARD5DIO read / write data 027I/OMM_DAT09228I/OMM_DAT110929I/OMM_DAT3111MMC chip select 0 or SD/SDIO read / write data 129I/OMM_DAT3111MMC chip select 1 or SD/SDIO read / write data 331I/OGPIO9393General purpose I/O9SRDGround4RReserved10Do not connect5RReserved11VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReserved<                                                                                                                                                                                                                                                                         | 12                             | I/O      | SSP2 TXD       | 38    | Synchronous Serial Port 2 transmit data              |  |  |
| 14I/OGPI09494General purpose I/O15RReservedDo not connect16RReservedDo not connect17I/OI2C_SCL11717I/OI2C_SDA11818I/OI2C_SDA11819I/OSSP1_SCLK2320I/OSSP1_SFRM2421I/OSSP1_SFRM2522I/OSSP1_RXD2623I/OGPI0101024General purpose I/O25I/OMM_CLK26Synchronous Serial Port 1 receive data23I/OGPI01024GNDGround25I/OMM_CLK26I/OMM_CAID SD/SDIO bus clock27I/OMM_DAT028I/OMM_DAT1109MMC and SD/SDIO read / write data 028I/OMM_DAT129I/OMM_DAT331I/OGPI09331I/OGPI09331I/OGPI09333GNDGround4RReserved10Not connect5RReserved10Not connect5RReserved10Do not connect6RReserved10Do not connect7RReserved10Not connect7RReserved10Do not connect<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 13                             | I/O      | SSP2 RXD       | 11    | Synchronous Serial Port 2 receive data               |  |  |
| 15   R   Reserved   Do not connect     16   R   Reserved   Do not connect     17   I/O   I2C_SCL   117   I2C serial clock     18   I/O   I2C_SDA   118   I2C serial data/address bus     19   I/O   SSP1_SCLK   23   Synchronous Serial Port 1 clock     20   I/O   SSP1_STM   24   Synchronous Serial Port 1 frame     21   I/O   SSP1_TXD   25   Synchronous Serial Port 1 receive data     23   I/O   GPIO10   10   General purpose I/O     24   G RD   Ground   Ground   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     27   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO3   93   General purpose I/O     20   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)                                                                                                                                                                                                                                                    | 14                             | I/O      | GPIO94         | 94    | General purpose I/O                                  |  |  |
| 16     R     Reserved     Do not connect       17     I/O     I2C_SCL     117     I2C serial clock       18     I/O     I2C_SDA     118     I2C serial clock       19     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 clock       20     I/O     SSP1_STXD     25     Synchronous Serial Port 1 transmit data       21     I/O     SSP1_RXD     26     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_RXD     26     Synchronous Serial Port 1 transmit data       23     I/O     GPI010     10     General purpose I/O     General purpose I/O       24     GND     Ground     Ground     General purpose I/O     General purpose I/O       25     I/O     MM_CLK     32     MMC and SD/SDIO read / write data 0     MM pAT1       27     I/O     MM_DAT2     110     MMC chip select 0 or SD/SDIO read / write data 2     MO       28     I/O     MM_DAT3     111     MMC chip select 1 or SD/SDIO read / write data 3     Gip III       31     I/O     GPI03 <td>15</td> <td>R</td> <td>Reserved</td> <td></td> <td>Do not connect</td>                                                            | 15                             | R        | Reserved       |       | Do not connect                                       |  |  |
| I/O     IZC serial clock       17     I/O     IZC_SDA     1117     IZC serial data/address bus       18     I/O     IZC_SDA     118     IZC serial data/address bus       19     I/O     SSP1_SCLK     23     Synchronous Serial Port 1 clock       20     I/O     SSP1_STRM     24     Synchronous Serial Port 1 transmit data       21     I/O     SSP1_TXD     25     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_TXD     26     Synchronous Serial Port 1 transmit data       22     I/O     SSP1_TXD     26     Synchronous Serial Port 1 transmit data       23     I/O     GPIO10     10     General purpose I/O       24     GND     Ground     Ground       25     I/O     MM_CLK     32     MMC and SD/SDIO cead / write data 0       24     GND     MMC and SD/SDIO read / write data 1     20     20       28     I/O     MM_DAT1     109     MMC chip select 1 or SD/SDIO read / write data 2       30     I/O     GPIO3     93     General purpose I/O <td>16</td> <td>R</td> <td>Reserved</td> <td></td> <td>Do not connect</td>                                                               | 16                             | R        | Reserved       |       | Do not connect                                       |  |  |
| 18   I/O   12C_SDA   118   12C serial data/address bus     19   I/O   SSP1_SCLK   23   Synchronous Serial Port 1 clock     20   I/O   SSP1_SCLK   23   Synchronous Serial Port 1 frame     21   I/O   SSP1_TXD   25   Synchronous Serial Port 1 transmit data     22   I/O   SSP1_RXD   26   Synchronous Serial Port 1 receive data     23   I/O   GPI010   10   General purpose I/O     24   GND   Ground   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CDAT   92   MMC and SD/SDIO read / write data 0     27   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 3     31   I/O   GPI093   93   General purpose I/O     9pside: Small connector (J5)   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   Ground  <                                                                                                                                                                 | 17                             | 1/0      | I2C SCI        | 117   | I2C serial clock                                     |  |  |
| 19   I/O   SSP1_SCLK   23   Synchronous Serial Port 1 clock     20   I/O   SSP1_SFRM   24   Synchronous Serial Port 1 transmit data     21   I/O   SSP1_STD   25   Synchronous Serial Port 1 transmit data     22   I/O   SSP1_TXD   25   Synchronous Serial Port 1 transmit data     22   I/O   SSP1_STD   26   Synchronous Serial Port 1 transmit data     23   I/O   GRID   10   General purpose I/O     24   GND   Ground   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_DATO   92   MMC and SD/SDIO read / write data 0     27   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO33   311   MMC sing Supply Rail (3.2 – 4.7 V minus Diode Drop)     20   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   Ground     4   R   Reserved   Do not connect   Do not connect <t< td=""><td>18</td><td>1/0</td><td>I2C SDA</td><td>118</td><td>I2C serial data/address bus</td></t<>                                                                                        | 18                             | 1/0      | I2C SDA        | 118   | I2C serial data/address bus                          |  |  |
| 20   I/O   SSP1_SFRM   24   Synchronous Serial Port 1 frame     21   I/O   SSP1_TXD   25   Synchronous Serial Port 1 frame     21   I/O   SSP1_RXD   26   Synchronous Serial Port 1 frame     22   I/O   SSP1_RXD   26   Synchronous Serial Port 1 frame     23   I/O   GPIO10   10   General purpose I/O     24   GND   Ground   Ground     25   I/O   MM_CALK   32   MMC and SD/SDIO command     26   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT3   111   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO3   93   General purpose I/O     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   3     3   GND   Ground                                                                                                                                                                                                                    | 19                             | 1/0      | SSP1 SCLK      | 23    | Synchronous Serial Port 1 clock                      |  |  |
| 21   I/O   SSP1_TXD   25   Synchronous Serial Port 1 transmit data     22   I/O   SSP1_RXD   26   Synchronous Serial Port 1 transmit data     23   I/O   GPI010   10   General purpose I/O     24   GND   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CMD   112   MMC and SD/SDIO command     27   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPI093   93   General purpose I/O     prim#   Type   Name   GPI0   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   3     3   GND   Ground   Do not connect </td <td>20</td> <td>1/0</td> <td>SSP1 SFRM</td> <td>20</td> <td>Synchronous Serial Port 1 frame</td>                                                                                                                | 20                             | 1/0      | SSP1 SFRM      | 20    | Synchronous Serial Port 1 frame                      |  |  |
| 22   I/O   SPT_RXD   26   Synchronous Serial Port 1 receive data     23   I/O   GPIO10   10   General purpose I/O     24   GND   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CMD   112   MMC and SD/SDIO command     27   I/O   MM_DATO   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO3   93   General purpose I/O     op Side: Small connector (J5)   #   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     3   GND   Ground   Ground     4   R   Reserved   Do not connect     5   R   Reserved   Do not connect     7   R   Reserved                                                                                                                                                                                                                                   | 20                             | 1/0      | SSP1 TXD       | 25    | Synchronous Serial Port 1 transmit data              |  |  |
| 23   I/O   GPIO10   10   General purpose I/O     24   GND   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CMD   112   MMC and SD/SDIO command     27   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO93   93   General purpose I/O     pside: Small connector (J5)   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   3     3   GND   Ground   Ground   4     4   R   Reserved   Do not connect   5     5   R   Reserved   Do not connect   5     6   R   Reserved   Do not connect   7     7                                                                                                                                                                                                                                                              | 22                             | 1/0      | SSP1 RXD       | 26    | Synchronous Serial Port 1 receive data               |  |  |
| 24   GND   Ground     25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CMD   112   MMC and SD/SDIO read / write data 0     27   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 1     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT1   109   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPI033   93   General purpose I/O     opp Side:   Small connector (J5)     Pin#   Type   Name   GPI0<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   Curphy     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   Ground     4   R   Reserved   Do not connect   Do not connect     5   R   Reserved   Do not connect   Do not connect   Do not connect     7   R   Reserved   Do not connect   Available for co                                                                                                                                                                                                    | 22                             | 1/0      |                | 10    | General purpose I/O                                  |  |  |
| 25   I/O   MM_CLK   32   MMC and SD/SDIO bus clock     26   I/O   MM_CMD   112   MMC and SD/SDIO command     27   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT1   109   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPI093   93   General purpose I/O     opp Side: Small connector (J5)   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     3   GND   Ground     4   R   Reserved   Do not connect     5   R   Reserved   Do not connect     6   R   Reserved   Do not connect     7   R   Reserved   Do not connect     9   R   N/C   Available for communication between expansion boards                                                                                                                                                                                            | 20                             | 1/0      |                | 10    | Ground                                               |  |  |
| 25   I/O   MM_CIRC   32   Mino and SD/SDIO to solution     26   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     27   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO93   93   General purpose I/O     pside: Small connector (J5)   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     3   GND   Ground   Ground   4     4   R   Reserved   Do not connect   5     5   R   Reserved   Do not connect   6     6   R   Reserved   Do not connect   7     7   R   Reserved   Do not connect   7     9   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between                                                                                                                                                                                                                     | 24                             | 1/0      |                | 22    | MMC and SD/SDIO bus clock                            |  |  |
| 26   I/O   NMM_CMD   112   NMMC and SD/SDIO contribution     27   I/O   MM_DAT0   92   MMC and SD/SDIO read / write data 0     28   I/O   MM_DAT1   109   MMC chip select 0 or SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO93   93   General purpose I/O     pp Side:   Small connector (J5)     Pin#   Type   Name   GPIO<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   3     3   GND   Ground   Ground   4     4   R   Reserved   Do not connect   5     5   R   Reserved   Do not connect   6     6   R   Reserved   Do not connect   9     7   R   Reserved   Do not connect   9     8   <                                                                                                                                                                                                                                                        | 20                             | 1/0      |                | 112   | MMC and SD/SDIO bus clock                            |  |  |
| 27I/OMM_DAT092MMC and SD/SDIO read / write data 028I/OMM_DAT1109MMC and SD/SDIO read / write data 129I/OMM_DAT2110MMC chip select 0 or SD/SDIO read / write data 230I/OMM_DAT3111MMC chip select 1 or SD/SDIO read / write data 331I/OGPIO9393General purpose I/Oop Side: Small connector (J5)Description7im#TypeNameGPIOpower Supply Rail (3.2 – 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NESETReset processor signal <td>20</td> <td>1/0</td> <td></td> <td>02</td> <td>MMC and SD/SDIO confinance</td> | 20                             | 1/0      |                | 02    | MMC and SD/SDIO confinance                           |  |  |
| 26   I/O   MM_DAT1   109   MMC and SD/SDIO read / write data 1     29   I/O   MM_DAT2   110   MMC chip select 0 or SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO93   93   General purpose I/O     op Side: Small connector (J5)     Pin#   Type   Name   GPIO<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   3     3   GND   Ground   Ground   4     4   R   Reserved   Do not connect   5     5   R   Reserved   Do not connect   6     6   R   Reserved   Do not connect   8     8   R   Reserved   Do not connect   9     9   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between expansion boards     11   R   N/C <t< td=""><td>21</td><td>1/0</td><td></td><td>92</td><td>MMC and SD/SDIO read / write data 0</td></t<>                                                                                                                                         | 21                             | 1/0      |                | 92    | MMC and SD/SDIO read / write data 0                  |  |  |
| 29   I/O   MM_DAT2   110   MMC chip select 0 of SD/SDIO read / write data 2     30   I/O   MM_DAT3   111   MMC chip select 1 or SD/SDIO read / write data 3     31   I/O   GPIO93   93   General purpose I/O     op Side: Small connector (J5)     Pin#   Type   Name   GPIO<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     3   GND   Ground     4   R   Reserved   Do not connect     5   R   Reserved   Do not connect     6   R   Reserved   Do not connect     7   R   Reserved   Do not connect     8   R   Reserved   Do not connect     9   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between expa                                                                                                                                                                                               | 20                             | 1/0      |                | 109   | MMC and SD/SDIO read / white data 1                  |  |  |
| 30   I/O   MM_DAT3   TTT   MMC chip select for SD/SD/O read / write data 3     31   I/O   GPIO93   93   General purpose I/O     op Side: Small connector (J5)   Pin#   Type   Name   GPIO<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)   2     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     3   GND   Ground     4   R   Reserved   Do not connect     5   R   Reserved   Do not connect     6   R   Reserved   Do not connect     7   R   Reserved   Do not connect     9   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     12   VCC_1P8   1.8 V supply rail to power sensor boards     13   VCC_3V   3.0 V supply rail to power sensor boards                                                                                                                                                                                 | 29                             | 1/0      |                | 110   | MMC chip select 0 or SD/SDIO read / write data 2     |  |  |
| 31   I/O   GPI093   93   General purpose I/O     op Side: Small connector (J5)     Pin#   Type   Name   GPI0<br>#   Description     1   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     2   VBAT   Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     3   GND   Ground     4   R   Reserved   Do not connect     5   R   Reserved   Do not connect     6   R   Reserved   Do not connect     7   R   Reserved   Do not connect     9   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     11   R   N/C   Available for communication between expansion boards     10   R   N/C   Available for communication between expansion boards     12   VCC_1P8   1.8 V supply rail to power sensor boards     13   VCC_3V   3.0 V supply rail to power sensor boards     14                                                                                                                                                                                   | 30                             | 1/0      | MIM_DAT3       | 111   | Minu chip select 1 or SD/SDIO read / write data 3    |  |  |
| Pin#TypeNameGPIO<br>#Description1VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                           | 31                             | 1/0      | GPI093         | 93    | General purpose I/O                                  |  |  |
| Pin#TypeNameGPIO<br>#Description1VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NBESETReset processor signal                                                                                                                                                                                                                           | op Sid                         | e: Small | connector (J5) |       |                                                      |  |  |
| #1VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Pin#                           | Туре     | Name           | GPIO  | Description                                          |  |  |
| 1VBATPower Supply Rail (3.2 - 4.7 V minus Diode Drop)2VBATPower Supply Rail (3.2 - 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                |          |                | #     |                                                      |  |  |
| 2VBATPower Supply Rail (3.2 – 4.7 V minus Diode Drop)3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                              |          | VBAT           |       | Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     |  |  |
| 3GNDGround4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2                              |          | VBAT           |       | Power Supply Rail (3.2 – 4.7 V minus Diode Drop)     |  |  |
| 4RReservedDo not connect5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3                              |          | GND            |       | Ground                                               |  |  |
| 5RReservedDo not connect6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                              | R        | Reserved       |       | Do not connect                                       |  |  |
| 6RReservedDo not connect7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5                              | R        | Reserved       |       | Do not connect                                       |  |  |
| 7RReservedDo not connect8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                              | R        | Reserved       |       | Do not connect                                       |  |  |
| 8RReservedDo not connect9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 7                              | R        | Reserved       |       | Do not connect                                       |  |  |
| 9RN/CAvailable for communication between expansion boards10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 8                              | R        | Reserved       |       | Do not connect                                       |  |  |
| 10RN/CAvailable for communication between expansion boards11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 9                              | R        | N/C            |       | Available for communication between expansion boards |  |  |
| 11RN/CAvailable for communication between expansion boards12VCC_1P81.8 V supply rail to power sensor boards13VCC_3V3.0 V supply rail to power sensor boards14RReservedDo not connect15ALARMAlarm input to PMIC (see power subsystem)16NRESETReset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 10                             | R        | N/C            |       | Available for communication between expansion boards |  |  |
| 12   VCC_1P8   1.8 V supply rail to power sensor boards     13   VCC_3V   3.0 V supply rail to power sensor boards     14   R   Reserved   Do not connect     15   ALARM   Alarm input to PMIC (see power subsystem)     16   NRESET   Reset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 11                             | R        | N/C            |       | Available for communication between expansion boards |  |  |
| 13 VCC_3V 3.0 V supply rail to power sensor boards   14 R Reserved Do not connect   15 ALARM Alarm input to PMIC (see power subsystem)   16 NRESET Reset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 12                             |          | VCC 1P8        |       | 1.8 V supply rail to power sensor boards             |  |  |
| IA R Reserved Do not connect   15 ALARM Alarm input to PMIC (see power subsystem)   16 NRESET Reset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 13                             |          | VCC 3V         |       | 3.0 V supply rail to power sensor boards             |  |  |
| 15     ALARM     Alarm input to PMIC (see power subsystem)       16     NRESET     Reset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14                             | R        | Reserved       |       | Do not connect                                       |  |  |
| 16 NRESET Reset processor signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -                              |          |                |       |                                                      |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 15                             |          |                | 1     | Alarm input to PIMIC (see power subsystem)           |  |  |

| 17     |                                    | GND               |                                                       | Groun                                              | bd                                                |   |  |
|--------|------------------------------------|-------------------|-------------------------------------------------------|----------------------------------------------------|---------------------------------------------------|---|--|
| 18     |                                    | VCC RTC           | Boy                                                   |                                                    | r supply for the RTC voltage domain of the PXA    |   |  |
| 10     |                                    |                   |                                                       | Power supply for the KTC voltage domain of the PXA |                                                   |   |  |
| 19     |                                    |                   | battery select, U : rechargeable battery, 1 : primary |                                                    |                                                   |   |  |
| 20     | 1/0                                |                   | 46 LIAPT 2 receive data                               |                                                    |                                                   |   |  |
| 20     | 1/0                                |                   | 40                                                    |                                                    | 3 sond data                                       |   |  |
| 21     | 21 1/0 STD_TAD 47 UART 3 Senu data |                   |                                                       |                                                    |                                                   |   |  |
| Bottom | Side: La                           | rge connector (J4 | .)                                                    |                                                    |                                                   |   |  |
| Pin#   | Type                               | Name              | 6                                                     | PIO#                                               | Description                                       | 1 |  |
| 1      | 1/0                                | BB IB DATAO       |                                                       | 82                                                 | MSL inbound data bit 0                            |   |  |
|        |                                    | CIF DD5           |                                                       | 01                                                 | Quick capture data line 5                         |   |  |
| 2      | I/O                                | BB IB DATA1       |                                                       | 55                                                 | MSL inbound data bit 1                            |   |  |
| -      |                                    | CIF DD1           |                                                       | 00                                                 | Quick capture data line 1                         |   |  |
| 3      | I/O                                | BB IB DATA2       |                                                       | 56                                                 | MSL inbound data bit 2                            |   |  |
| 4      | 1/0                                | BB IB DATA3       |                                                       | 57                                                 | MSL inbound data bit 3                            |   |  |
| 5      | 1/0                                | BB IB CI K        |                                                       | 83                                                 | MSL inbound clock strobe                          |   |  |
| Ŭ      | 1/0                                |                   |                                                       | 00                                                 | Quick capture data line 4                         |   |  |
| 6      | 1/0                                |                   |                                                       | 84                                                 | MSL inhound signal qualifier                      |   |  |
| 0      | 1/0                                |                   |                                                       | 04                                                 | Nise inbound signal qualifier                     |   |  |
| 7      | 1/0                                |                   |                                                       | 05                                                 | MSL weit indicator for inhound link               |   |  |
| 1      | 1/0                                |                   |                                                       | co                                                 | MSL wait indicator for indound link               |   |  |
| -      |                                    |                   |                                                       |                                                    |                                                   |   |  |
| 8      |                                    |                   |                                                       |                                                    | Ground                                            |   |  |
| 9      |                                    | USBH_N_CON        | N                                                     |                                                    | Data negative differential signal (USB D-)        |   |  |
| 10     | 1/0                                | USBH_P_CON        | N                                                     |                                                    | Data positive differential signal (USB D+)        |   |  |
| 11     | I/O                                | 12S_BITCLK        |                                                       | 28                                                 | 12S bit clock, supplies the serial audio bit rate |   |  |
| - 10   |                                    | AC97_BITCLK       |                                                       |                                                    | AC97 12.288-MHz bit-rate clock                    |   |  |
| 12     | I/O                                | 12S_DATA_IN       |                                                       | 29                                                 | 12S Serial audio input data from CODEC            |   |  |
|        |                                    | AC97_SDATA_IN     | _0                                                    |                                                    | AC97 Serial audio input data from CODEC           |   |  |
| 13     | I/O                                | I2S_DATA_OUT      | Γ                                                     | 30                                                 | I2S Serial audio output data to CODEC             |   |  |
|        |                                    | AC97_SDATA_O      | UT                                                    |                                                    | AC97 Serial audio output data to CODEC            |   |  |
| 14     | I/O                                | I2S_SYNC          |                                                       | 31                                                 | I2S SYNC, BITCLCK divided by 64                   |   |  |
|        |                                    | AC97_SYNC         |                                                       |                                                    | AC97 48-KHz frame indicator and synchronizer      |   |  |
| 15     | I/O                                | I2S_SYSCLK        |                                                       | 113   I2S system clock = BITCLK x 4                |                                                   |   |  |
|        |                                    | AC97_RESET_       | n                                                     | AC97 CODEC reset                                   |                                                   |   |  |
| 16     |                                    | GND               |                                                       |                                                    | Ground                                            |   |  |
| 17     | I/O                                | FF_RTS            |                                                       | 98                                                 | UART 1 request to send                            |   |  |
| 18     | I/O                                | FF_CTS            |                                                       | 100                                                | UART 1 clear to send                              |   |  |
| 19     | I/O                                | FF_TXD            |                                                       | 99                                                 | UART 1 send data                                  |   |  |
| 20     | I/O                                | FF_RXD            |                                                       | 96                                                 | UART 1 receive data                               |   |  |
| 21     | I/O                                | BB_OB_DATA0       |                                                       | 81                                                 | MSL outbound data bit 0                           |   |  |
|        |                                    | CIF_DD0           |                                                       |                                                    | Quick capture data line 0                         |   |  |
| 22     | I/O                                | BB_OB_DATA1       |                                                       | 48                                                 | MSL outbound data bit 1                           |   |  |
|        |                                    | CIF_DD5           |                                                       |                                                    | Quick capture data line 5                         |   |  |
| 23     | I/O                                | BB_OB_DATA2       |                                                       | 50                                                 | MSL outbound data bit 2                           |   |  |
|        |                                    | CIF_DD3           |                                                       |                                                    | Quick capture data line 3                         |   |  |
| 24     | 1                                  | BB OB DATA3       |                                                       | 51                                                 | MSL outbound data bit 3                           |   |  |
|        |                                    | CIF_DD2           |                                                       |                                                    | Quick capture data line 2                         |   |  |
| 25     | I/O                                | BB OB CLK         |                                                       | 52                                                 | MSL outbound clock strobe                         |   |  |
|        |                                    | CIF DD4           |                                                       |                                                    | Quick capture data line 4                         |   |  |
| 26     | 1/0                                | BB OB STB         |                                                       | 53                                                 | MSL outbound signal qualifier                     |   |  |
|        |                                    | CIF MCI K         |                                                       |                                                    | Quick capture programmable output clock           |   |  |
| 27     | I/O                                | BB OB WAIT        |                                                       | 54                                                 | MSL wait indicator for outbound link              |   |  |
| 21     |                                    | CIF PCI K         |                                                       | <b>5</b> 7                                         | Quick capture pixel clock                         |   |  |
| 28     |                                    | GND               |                                                       |                                                    | Ground                                            |   |  |
| 20     | 1                                  |                   |                                                       |                                                    | Ground                                            | 1 |  |

| 29 | I/O | CIF_DD9   | 106 | Quick capture data line 9               |  |
|----|-----|-----------|-----|-----------------------------------------|--|
| 30 | I/O | CIF_DD8   | 107 | Quick capture data line 8               |  |
| 31 | I/O | CIF_DD7   | 12  | Quick capture data line 7               |  |
| 32 | I/O | CIF_DD6   | 17  | Quick capture data line 6               |  |
| 33 |     | GND       |     | Ground                                  |  |
| 34 | I/O | GPIO10    | 10  | General purpose I/O                     |  |
| 35 | I/O | SSP1_RXD  | 26  | Synchronous Serial Port 1 receive data  |  |
| 36 | I/O | SSP1_TXD  | 25  | Synchronous Serial Port 1 transmit data |  |
| 37 | I/O | SSP1_SFRM | 24  | Synchronous Serial Port 1 frame         |  |
| 38 | I/O | SSP1_SCLK | 23  | Synchronous Serial Port 1 clock         |  |
| 39 | I/O | I2C_SDA   | 118 | I2C serial data                         |  |
| 40 | I/O | I2C_SCL   | 117 | I2C serial clock                        |  |
|    |     |           |     |                                         |  |

Bottom Side: Small connector (J3)

| Pin# | Туре | Name        | GPIO#          | Description                                               |  |
|------|------|-------------|----------------|-----------------------------------------------------------|--|
| 1    |      | JTAG_NTRST  |                | JTAG port : Test Reset                                    |  |
| 2    |      | JTAG_TCK    |                | JTAG port : Test clock                                    |  |
| 3    |      | JTAG_TMS    |                | JTAG port : Test mode select                              |  |
| 4    |      | JTAG_TDO    |                | JTAG port : Test data out                                 |  |
| 5    |      | JTAG_TDI    |                | JTAG port : Test data in                                  |  |
| 6    | R    | Reserved    | Do not connect |                                                           |  |
| 7    |      | GND         |                | Ground                                                    |  |
| 8    |      | VBAT        |                | Power Supply Rail (3.2 – 4.7 V minus Diode Drop)          |  |
| 9    |      | VBAT        |                | Power Supply Rail (3.2 – 4.7 V minus Diode Drop)          |  |
| 10   |      | VBAT        |                | Power Supply Rail (3.2 – 4.7 V minus Diode Drop)          |  |
| 11   |      | STD_RXD     |                | UART 3 receive data                                       |  |
| 12   |      | STD_TXD     |                | UART 3 send data                                          |  |
| 13   |      | nCHARGE_EN  |                | Battery select, 0 : rechargeable battery, 1 : primary     |  |
| 14   |      |             |                | Dattery<br>Dower supply for the BTC voltage domain of the |  |
| 14   |      | VCC_BAT_KTC |                | CPU                                                       |  |
| 15   |      | GND         |                | Ground                                                    |  |
| 16   |      | NRESET      |                | Reset processor                                           |  |
| 17   |      | ALARM       |                | Alarm input to PMIC (see power subsystem)                 |  |
| 18   |      | VCC_5V      |                | 5.0 V supply rail to power sensor board (USBH)            |  |
| 19   |      | VCC_3V      |                | 3.0 V supply rail to power sensor boards                  |  |
| 20   |      | VCC_1P8     |                | 1.8 V supply rail to power sensor boards                  |  |

# Internal I/O configuration

| Pin name | GPIO#                                                                                |
|----------|--------------------------------------------------------------------------------------|
| Red      | 103                                                                                  |
| Green    | 104                                                                                  |
| Blue     | 105                                                                                  |
| FIFO     | 114                                                                                  |
| VREG_EN  | 115                                                                                  |
| CCA      | 116                                                                                  |
| FIFOP    | 0                                                                                    |
| RESETN   | 22                                                                                   |
| SFD      | 16                                                                                   |
|          | Pin name<br>Red<br>Green<br>Blue<br>FIFO<br>VREG_EN<br>CCA<br>FIFOP<br>RESETN<br>SFD |

